

**3A Rated μPOL™** DC-DC Converter with Integrated Inductor, Telemetry and Digital Power System Management

## **Features**

- μPOL™ package with output inductor included
- Small size: 3.3mm x 3.3mm x 1.35mm
- Continuous 3A load capability
- Plug and play: no external compensation required
- Programmable operation using the I<sup>2</sup>C serial bus
- Voltage, current and temperature telemetry
- Operating temperature from -40°C to +125°C
- Wide input voltage range: 4.2V–16V
- Adjustable output voltage: 0.6V–5V
- ±0.5% initial output voltage accuracy
- Enable input with precise threshold
- Programmable under-voltage lock-out (UVLO)
- · Open-drain power-good indicator
- Built-in protection features
- Servo loop for high-precision V<sub>OUT</sub> regulation
- Offers eight I<sup>2</sup>C addresses
- Lead-free and halogen-free

# **Applications**

- Telecom and networking applications
- Data center applications
- 5G, Al applications
- Industrial applications
- Storage applications
- Distributed point-of-load power architectures

# Description

The FS1003 is an easy-to-use, fully integrated and highly efficient micro-point-of-load (µPOL™) voltage regulator. The on-chip pulse-width modulation (PWM) controller and integrated MOSFETs, plus incorporated inductor and capacitors, result in an extremely compact and accurate regulator. The low-profile package is suitable for automated assembly using standard surface-mount equipment.

Developed by a cross-functional engineering team, the design exemplifies best practice and uses class-leading technologies. From early in the integrated circuit design phase, designers worked with application and packaging engineers to select compatible technologies and implement them in ways that reduce compromise. The ability to program aspects of the FS1003's operation using the Inter-Integrated Circuit (I²C) protocol is unique in this class of product. Developing and optimizing all these elements together has yielded the smallest, most efficient, and fully featured 3A µPOL™ currently available.

The built-in protection features include pre-biased start-up, soft-start protection, over-voltage protection, thermally compensated over-current protection with hiccup mode, thermal shut-down with auto-recovery.



Page 1



Rev 1.11, Oct 11, 2024







# **Pin Configuration**



Figure 1 Pin layout (top view)



Figure 2 Pin layout (bottom view)

# **Pin Functions**

| Pin Number  | Name             | Description                                                                                                                                                                                                                                                                                               |
|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | SDA              | I <sup>2</sup> C Data Serial Input/Output line. Pull up to bus voltage with a 4.99k $\Omega$ resistor. If unused, connect to AGnd.                                                                                                                                                                        |
| 2           | PG               | <b>Power Good status.</b> Open drain of an internal MOSFET. Pull up to $V_{CC}$ (pin 10) or an external bias voltage, with a 49.9k $\Omega$ resistor                                                                                                                                                      |
| 3           | En               | <b>Enable.</b> Switches the FS1003 on and off. Can be used with two external resistors to set an external UVLO (Figure 6).                                                                                                                                                                                |
| 4           | SCL              | I <sup>2</sup> C Clock line. Pull up to bus voltage with a 4.99kΩ resistor. If unused, tie to AGnd.                                                                                                                                                                                                       |
| 5           | Fb               | <b>Feedback.</b> Connect to V <sub>OUT</sub> on the application board using an external resistor divider to set desired output voltage.                                                                                                                                                                   |
| 6           | ADDR             | <b>Address.</b> Connect to AGnd through a resistor to program FS1003 address (see ' $I^2$ C Base Address and Offsets' on page 16 and 'Switching Frequency and Minimum Values for On-time, Off-time and $PV_{IN}$ ' on page 16). May be shorted to AGnd or left open if $I^2$ C communication is not used. |
| 7           | Vout             | Regulator output voltage. Place output capacitors between this pin and PGnd (pins 8 and 16).                                                                                                                                                                                                              |
| 8, 16       | PGnd             | <b>Power ground.</b> Serves as a separate ground for the MOSFETs. Connect to the power ground plane.                                                                                                                                                                                                      |
| 9           | AGnd             | <b>Signal ground.</b> Serves as the ground for the internal reference and control circuitry. Connect to pin 8 and also to the power ground plane through vias.                                                                                                                                            |
| 10          | Vcc              | <b>Supply voltage.</b> Output of the internal LDO regulator. It may also be used to apply an external $V_{CC}$ voltage – when used in this way, connect $V_{IN}$ to $V_{CC}$ .                                                                                                                            |
| 11          | V <sub>IN</sub>  | <b>Input voltage.</b> Input for the internal LDO regulator. For single supply applications, connect to $PV_{IN}$ using a $2.7\Omega$ resistor. When using a separate $V_{CC}$ , connect $V_{IN}$ to $V_{CC}$ .                                                                                            |
| 12,13,14,17 | PV <sub>IN</sub> | Power input voltage. Input for the MOSFETs.                                                                                                                                                                                                                                                               |
| 15          | Vsw              | Test point for internal V <sub>SW</sub> . Connect to an isolated pad on the PCB.                                                                                                                                                                                                                          |



# **Block Diagram**



Figure 3 FS1003 μPOL™

# **Typical Applications**



Figure 4 Single supply applications circuit

Figure 5 Dual supply applications circuit

 ${\rm V}_{\rm out}$ 



# **Absolute Maximum Ratings**

Warning: Stresses beyond those shown may cause permanent damage to the FS1003.

Functional operation of the FS1003 is not implied under these or any other conditions beyond those stated in Note: the FS1003 specification.

| Reference                                       | Range                                     |
|-------------------------------------------------|-------------------------------------------|
| PV <sub>IN</sub> , V <sub>IN</sub> , En to PGnd | -0.3V to 18V (Note 1, page 9)             |
| Vcc to PGnd                                     | -0.3V to 6V (Note 2, page 9)              |
| Fb to AGnd                                      | -0.3V to Vcc (Note 2, page 9)             |
| PG to AGnd                                      | -0.3V to V <sub>CC</sub> (Note 2, page 9) |
| PGnd to AGnd                                    | -0.3V to +0.3V                            |
| ESD Classification                              | 2kV (HBM JESD22-A114)                     |
| Moisture Sensitivity Level                      | MSL 3 (JEDEC J-STD-020)                   |

| Thermal Information                                                               | Range          |  |
|-----------------------------------------------------------------------------------|----------------|--|
| Junction-to-Ambient Thermal Resistance Θ <sub>JA</sub>                            | 22.6°C/W       |  |
| Junction to PCB Thermal Resistance Θ <sub>J-c (bottom)</sub>                      | 2.36°C/W       |  |
| Storage Temperature Range                                                         | -55°C to 150°C |  |
| Junction Temperature Range                                                        | -40°C to 150°C |  |
| Note: $\Theta_{JA}$ : FS1003 evaluation board and JEDEC specifications JESD 51-2A |                |  |

 $\Theta_{J-c \text{ (bottom)}}$ : JEDEC specification JESD 51-8



# **Order Information**

## **Package Details**

The FS1003 uses a  $\mu POL^{TM}$  3.3 mm x 3.3 mm package delivered in tape-and-reel format (page 29). For more information on the tape-and-reel specification, go to:

https://product.tdk.com/en/products/power/switching-power/micro-pol/designtool.html

### **Standard Part Number**

| Part Number    | V <sub>OUT</sub> (V) | Quantity per Reel | Package Description* | Package Designator |
|----------------|----------------------|-------------------|----------------------|--------------------|
| FS1003-0600-AL | 0.60                 | 3,000             | 17L Open Top LGA SiP | A01                |

<sup>\*</sup> Compliant with EU Directives REACH and RoHS. RoHS is defined as semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances.

# **Package Markings**



| FS1003      |                  |
|-------------|------------------|
| Product     | Marking Code (Z) |
| FS1003-0600 | P                |



# **Recommended Operating Conditions**

| Definition                                                         | Symbol                             | Min | Max | Units |
|--------------------------------------------------------------------|------------------------------------|-----|-----|-------|
| Input Voltage Range with External V <sub>CC</sub> (Note 3, Note 5) | PV <sub>IN</sub>                   | 2.5 | 16  |       |
| Input Voltage Range with Internal LDO (Note 4, Note 5)             | PV <sub>IN</sub> , V <sub>IN</sub> | 4.5 | 16  | .,    |
| Supply Voltage Range (Note 2)                                      | Vcc                                | 4.5 | 5.5 | V     |
| Output Voltage Range                                               | Vo                                 | 0.6 | 5   |       |
| Continuous Output Current Range                                    | lo                                 | 0   | 3   | Α     |
| Operating Junction Temperature                                     | Tı                                 | -40 | 125 | °C    |

# **Electrical Characteristics**

| ELECTRICAL CHARACTERISTICS                       |                              |                                                                               |      |      |      |      |
|--------------------------------------------------|------------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| Unless otherwise stated, these spe               | cifications apply over:      | 4.5V < PV <sub>IN</sub> = V <sub>IN</sub> < 16V, 0°C < T <sub>J</sub> < 125°C | С    |      |      |      |
| Typical values are specified at T <sub>A</sub> = | 25°C                         |                                                                               |      |      |      |      |
| Parameter                                        | Symbol                       | Conditions                                                                    | Min  | Тур  | Max  | Unit |
| Supply Current                                   |                              | ·                                                                             | •    |      | •    |      |
| V <sub>IN</sub> Supply Current (Standby)         | IIN (STANDBY)                | Enable low                                                                    |      | 2.1  |      |      |
| V <sub>IN</sub> Supply Current (Static)          | In (STATIC)                  | No switching, En = 2V                                                         |      | 3.7  |      | mA   |
| V <sub>IN</sub> Supply Current (Dynamic)         | lin (DYN)                    | En high, $V_{IN} = PV_{IN} = 12V$ ,<br>$V_{OUT} = 0.6V$ , $F_{SW} = 1.12MHz$  |      | 14.5 | 18.6 | IIIA |
| Soft-Start                                       |                              |                                                                               |      |      |      |      |
| Soft-Start Rate                                  | SS <sub>RATE</sub> (default) | (Note 7)                                                                      |      | 0.5  |      | V/ms |
| Output Voltage                                   |                              |                                                                               |      |      |      |      |
| Output Voltage Range                             | V <sub>OUT</sub> (default)   |                                                                               |      | 0.6  |      | V    |
|                                                  | V (resolution)               |                                                                               |      | 5    |      | mV   |
| Accuracy                                         |                              | $T_J = 25$ °C, $PV_{IN} = 12V$ , $V_{OUT} = 0.6V$ (Note 6)                    | -0.5 |      | 0.5  | %    |
| ,                                                |                              | -40°C < T <sub>J</sub> < 125°C (Note 6)                                       | -1   |      | 1    |      |
| On-Time Timer Control                            | ·                            | •                                                                             |      |      |      |      |
| On Time                                          | Ton                          | $PV_{IN} = 12V, V_{OUT} = 0.6V,$<br>$F_{SW} = 1.12MHz$                        | 39   | 46.5 | 55   |      |
| Minimum On-Time                                  | T <sub>ON(MIN)</sub>         | (Note 7)                                                                      |      | 30   |      | ns   |
| Minimum Off-Time                                 | T <sub>OFF(MIN)</sub>        | PV <sub>IN</sub> = 0.6V                                                       |      | 120  | 150  |      |
| Internal Low Drop-Out (LDO) Regu                 | lator                        |                                                                               |      |      |      |      |
| LDO De suleten Outrout Veltere                   | V                            | 5.5V < V <sub>IN</sub> = 16V, 0 – 20mA 4.9                                    |      | 5.2  | 5.5  | V    |
| LDO Regulator Output Voltage                     | V <sub>CC</sub>              | $4.5V \le V_{IN} < 5.5V$ , $0 - 20mA$                                         | 4.3  |      |      | V    |
| Thermal Shut-Down                                |                              |                                                                               |      |      |      |      |
| Thermal Shut-Down                                | TSD (default)                | (Note 7)                                                                      |      | 145  |      | - °C |
| Hysteresis                                       |                              |                                                                               |      | 25   |      |      |



| ELECTRICAL CHARACTERISTICS                            |                                  |                                                                                                                                        |      |      |      |      |  |  |
|-------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|
| Unless otherwise stated, these specific               | ations apply over: 4             | $.5V < PV_{IN} = V_{IN} < 16V, 0^{\circ}C < T_{J} < 125^{\circ}C$                                                                      |      |      |      |      |  |  |
| Typical values are specified at T <sub>A</sub> = 25°C |                                  |                                                                                                                                        |      |      |      |      |  |  |
| Parameter                                             | Symbol                           | Conditions                                                                                                                             | Min  | Тур  | Max  | Unit |  |  |
| Under-Voltage Lock-Out                                |                                  |                                                                                                                                        |      |      |      |      |  |  |
| V <sub>CC</sub> Start Threshold                       | Vcc_UVLO(start)                  | V <sub>CC</sub> Rising Trip Level                                                                                                      | 3.95 | 4.15 | 4.35 |      |  |  |
| Vcc Stop Threshold                                    | VCC_UVLO(STOP)                   | V <sub>CC</sub> Falling Trip Level                                                                                                     | 3.6  | 3.8  | 3.95 | V    |  |  |
| Enable Threshold                                      | En <sub>(HIGH)</sub>             | Ramping Up                                                                                                                             | 1.1  | 1.2  | 1.3  | V    |  |  |
| Enable Infestiold                                     | En <sub>(LOW)</sub>              | Ramping Down                                                                                                                           | 0.9  | 1    | 1.06 |      |  |  |
| Input Impedance                                       | R <sub>EN</sub>                  |                                                                                                                                        | 500  | 1000 | 1500 | kΩ   |  |  |
| Current Limit                                         |                                  |                                                                                                                                        |      |      |      |      |  |  |
| Current Limit Threshold                               | loc (default)                    | T <sub>J</sub> = 25°C, PV <sub>IN</sub> = 12V, V <sub>OUT</sub> = 0.6V                                                                 | 3.6  | 4    | 4.3  | Α    |  |  |
| Hiccup Blanking Time                                  | T <sub>BLK</sub> (HICCUP)        |                                                                                                                                        |      | 20   |      | ms   |  |  |
| Over-Voltage Protection                               |                                  |                                                                                                                                        |      |      |      |      |  |  |
| Output Over-Voltage Protection<br>Threshold           | V <sub>OVP</sub> (default)       | OVP Detect (Note 7), V <sub>OUT</sub> = 0.6V                                                                                           | 115  | 120  | 125  | Fb%  |  |  |
| Output Over-voltage Protection Delay                  | T <sub>OVPDEL</sub>              |                                                                                                                                        |      | 5    |      | μs   |  |  |
| Power Good (PG)                                       |                                  |                                                                                                                                        |      | •    |      |      |  |  |
| Power Good Upper Threshold                            | V <sub>PG(UPPER)</sub> (default) | Vout Rising to 0.6V                                                                                                                    | 86   | 90   | 95   | Fb%  |  |  |
| Power Good Hysteresis                                 | V <sub>PG(LOWER)</sub>           | V <sub>OUT</sub> Falling from 0.6V                                                                                                     |      | 5    |      | FD%  |  |  |
| Power Good Sink Current                               | I <sub>PG</sub>                  | PG = 0.5V, En = 2V                                                                                                                     |      | 9    |      | mA   |  |  |
| Telemetry                                             |                                  |                                                                                                                                        |      |      |      |      |  |  |
|                                                       |                                  | PV <sub>IN</sub> = 12V, T <sub>J</sub> = 25°C                                                                                          | -1.5 |      | 1.5  | %    |  |  |
| Input voltage reporting accuracy                      | PV <sub>IN</sub> _report_pc      | 5V < PV <sub>IN</sub> < 16V, -40°C < T <sub>J</sub> < 125°C (Note 6)                                                                   | -1.5 |      | 1.5  | %    |  |  |
| Output voltage reporting accuracy                     | V <sub>OUT</sub> _report_pc      | $V_{OUT} = V_{FB} = 0.6V, -40^{\circ}C < T_{J} < 125^{\circ}C$<br>(Note 6)                                                             | -2   |      | 2    | %    |  |  |
| Output current reporting accuracy                     | I <sub>OUT</sub> _report_acc     | PV <sub>IN</sub> = 12V, -40°C < T <sub>J</sub> <125°C,<br>V <sub>OUT</sub> = V <sub>FB</sub> = 0.6V, I <sub>OUT</sub> = 0A<br>(Note 6) | 0    |      | 300  | mA   |  |  |
| Temperature reporting accuracy                        | T_report_acc                     | -40°C < T <sub>J</sub> < 125°C (Note 7)                                                                                                | -10  |      | 10   | °C   |  |  |



## **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply over:  $4.5V < PV_{IN} = V_{IN} < 16V$ ,  $0^{\circ}C < T < 125^{\circ}C$  Typical values are specified at  $T_A = 25^{\circ}C$ 

| Parameter                                                               | Symbol              | Conditions                                                                    | Fast-mode                      |                     | Fast-mode                         | Plus                |      |
|-------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------|--------------------------------|---------------------|-----------------------------------|---------------------|------|
| I <sup>2</sup> C parameters                                             |                     | (Note 7 for all parameters)                                                   | Min                            | Max                 | Min                               | Max                 | Unit |
| I <sup>2</sup> C bus voltage                                            | $V_{BUS}$           |                                                                               | 1.8                            | 5.5                 | 1.8                               | 5.5                 |      |
| LOW-level input voltage                                                 | $V_{IL}$            |                                                                               | -0.5                           | $0.3V_{\text{BUS}}$ | -0.5                              | $0.3V_{\text{BUS}}$ |      |
| HIGH-level input voltage                                                | V <sub>IH</sub>     |                                                                               | 0.7V <sub>BUS</sub>            |                     | 0.7V <sub>BUS</sub>               |                     |      |
| Hysteresis                                                              | $V_{HYS}$           |                                                                               | 0.05V <sub>BUS</sub>           |                     | 0.05V <sub>BUS</sub>              |                     |      |
| LOW-level output voltage 1                                              | V <sub>OL1</sub>    | (open-drain or open-<br>collector) at 3mA sink<br>current; $V_{DD} > 2 V$ ,   | 0                              | 0.4                 | 0                                 | 0.4                 | V    |
| LOW-level output voltage 2                                              | V <sub>OL2</sub>    | (open-drain or open-<br>collector) at 2mA sink<br>current; $V_{DD} \le 2 V$ , | 0                              | 0.2V <sub>BUS</sub> | 0                                 | 0.2V <sub>BUS</sub> |      |
| LOW-level output current                                                | I <sub>OL</sub>     | V <sub>OL</sub> = 0.4 V,                                                      | 3                              | -                   | 3                                 | -                   | mA   |
| LOW-level output current                                                | IOL                 | V <sub>OL</sub> = 0.6 V                                                       | 6                              | -                   | 6                                 | -                   | IIIA |
| Output fall time                                                        | T <sub>OF</sub>     | From V <sub>IHmin</sub> to V <sub>ILmax</sub>                                 | 20 × (V <sub>BUS</sub> /5.5 V) | 250                 | 20 × (V <sub>BUS</sub> /5.5<br>V) | 125                 |      |
| Pulse width of spikes that<br>must be suppressed by the<br>input filter | T <sub>SP</sub>     |                                                                               | 0                              | 50                  | 0                                 | 50                  | ns   |
| Input current each I/O pin                                              | l <sub>1</sub>      |                                                                               | -10                            | 10                  | -10                               | 10                  | μΑ   |
| Capacitance for each I/O pin                                            | Cı                  |                                                                               | -                              | 10                  | -                                 | 10                  | pF   |
| SCL clock frequency                                                     | Fscl                |                                                                               | 0                              | 400                 | 0                                 | 1000                | kHz  |
| Hold time (repeated) START condition                                    | T <sub>HD;STA</sub> | After this time, the first clock pulse is generated                           | 0.6                            | -                   | 0.26                              | -                   |      |
| LOW period of the SCL clock                                             | T <sub>LOW</sub>    |                                                                               | 1.3                            | ı                   | 0.5                               | ı                   |      |
| HIGH period of the SCL clock                                            | T <sub>HIGH</sub>   |                                                                               | 0.6                            | ı                   | 0.26                              | 1                   | μs   |
| Set-up time for a repeated START condition                              | T <sub>SU;STA</sub> |                                                                               | 0.6                            | -                   | 0.26                              | -                   |      |
| Data hold time                                                          | T <sub>HD;DAT</sub> | I <sup>2</sup> C-bus devices                                                  | 0                              | -                   | 0                                 | -                   |      |
| Data set-up time                                                        | T <sub>SU;DAT</sub> |                                                                               | 100                            | -                   | 50                                | -                   |      |
| Rise time of SDA and SCL signals                                        | T <sub>R</sub>      |                                                                               | 20                             | 300                 | -                                 | 120                 | ns   |
| Fall time of SDA and SCL signals                                        | T <sub>F</sub>      |                                                                               | 20 × (V <sub>DD</sub> /5.5 V)  | 300                 | 20 × (V <sub>DD</sub> /5.5 V)     | 120                 |      |
| Set-up time for STOP condition                                          | T <sub>SU;STO</sub> |                                                                               | 0.6                            | i                   | 0.26                              | ı                   |      |
| Bus free time between a STOP and START condition                        | T <sub>BUF</sub>    |                                                                               | 1.3                            | -                   | 0.5                               | ı                   | μs   |
| Capacitive load for each bus line                                       | Св                  |                                                                               | -                              | 400                 | -                                 | 550                 | рF   |



### **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply over:  $4.5V < PV_{IN} = V_{IN} < 16V$ ,  $0^{\circ}C < T < 125^{\circ}C$ 

Typical values are specified at T<sub>A</sub> = 25°C

| Parameter                      | Symbol              | Conditions                   | Fast-mode          | е   | Fast-mode          | Plus |      |
|--------------------------------|---------------------|------------------------------|--------------------|-----|--------------------|------|------|
| I I-C narameters               |                     | (Note 7 for all parameters)  | Min                | Max | Min                | Max  | Unit |
| Data valid time                | T <sub>VD;DAT</sub> |                              | 1                  | 0.9 | 1                  | 0.45 |      |
| Data valid acknowledge time    | T <sub>VD;ACK</sub> |                              | 1                  | 0.9 | 1                  | 0.45 | μs   |
| Noise margin at the LOW level  | V <sub>NL</sub>     | For each connected           | 0.1V <sub>DD</sub> | -   | 0.1V <sub>DD</sub> | -    | ,    |
| Noise margin at the HIGH level | V <sub>NH</sub>     | device, including hysteresis | 0.2V <sub>DD</sub> | -   | 0.2V <sub>DD</sub> | -    | V    |
| SDA timeout                    | T <sub>TO</sub>     |                              | 200                |     | 200                |      | μs   |

### **Notes**

- 1 PGnd pin and AGnd pin are connected together
- 2 Must not exceed 6V
- 3  $V_{IN}$  is connected to  $V_{CC}$  to bypass the internal Low Drop-Out (LDO) regulator
- 4  $V_{IN}$  is connected to  $PV_{IN}$  (for single-rail applications with  $PV_{IN} = V_{IN} = 4.5V-16V$ )
- 5 Maximum switch node voltage should not exceed 22V
- 6 Hot and cold temperature performance is assured by correlation using statistical quality control, but not tested in production; performance at 25°C is tested and guaranteed in production environment
- 7 Guaranteed by design but not tested in production



# **Temperature Characteristics**

# **Enable Start Threshold**



### **Enable Stop Threshold**



### **Vcc Start Threshold**



### **Vcc Stop Threshold**





# **Temperature Characteristics**

## **VIN Supply Current (Dynamic)**



### **Output Voltage**



### On Time



## **Switching Frequency**



### **Soft-Start Rate**



### **Current Limit Threshold**





# **Efficiency Characteristics**

Typical efficiency and power loss at PV<sub>IN</sub> = 12V

 $PV_{IN} = 12V$ , Internal LDO used,  $I_{OUT} = 0A-3A$ , room temperature, no air flow, all losses included







# **Applications Information**

### Overview

The FS1003 is an easy-to-use, fully integrated, and highly efficient DC/DC regulator. Aspects of its operation, including output voltage and system optimization parameters, can be programmed using the I<sup>2</sup>C protocol. It uses a proprietary modulator to deliver fast transient responses. The modulator has internal stability compensation so that it can be used in a wide range of applications, with various types of output capacitors, without loop stability issues. An added servo loop ensures precise output voltage regulation.

## **Bias Voltage**

The FS1003 has an integrated Low Drop-Out (LDO) regulator, providing the DC bias voltage for the internal circuitry. The typical LDO regulator output voltage is 5.2V. For internally biased single-rail operation, the  $V_{\text{IN}}$  pin should be connected to the PV<sub>IN</sub> pin (Figure 6). If an external bias voltage is used, the  $V_{\text{IN}}$  pin should be connected to the V<sub>CC</sub> pin to bypass the internal LDO regulator (Figure 7).

The supply voltage (internal or external) rises with  $V_{\text{IN}}$  and does not need to be enabled using the En pin. Consequently,  $I^2C$  communication can begin as soon as:

- V<sub>CC</sub>\_UVLO start threshold is exceeded
- Memory contents are loaded
- Initialization is complete
- Address offset is read

The  $I^2C$  bus may be pulled up either to  $V_{CC}$  or to a system  $I^2C$  bus voltage. The FS1003 offers two ranges for the  $I^2C$  bus voltage, defined by the user register bit **Bus\_voltage\_sel**.

| Register | Bits | Name/Description       |
|----------|------|------------------------|
| 0x1A     | [1]  | Bus_voltage_sel        |
|          |      | 0: 1.8–2.5V (default), |
|          |      | 1: 3.3–5.0V            |



Figure 6 Single supply configuration: internal LDO regulator, adjustable PV<sub>IN</sub>\_UVLO



Figure 7 Using an external bias voltage



## **Soft-Start and Target Output Voltage**

The FS1003 has an internal digital soft-start circuit to control output voltage rise-time and limit current surge at start-up. When  $V_{CC}$  exceeds its start threshold ( $V_{CC}\_UVLO_{(START)}$ ), the FS1003 exits reset mode; this initiates loading of the contents of the non-volatile memory into the working registers and calculates the address offset.

Once initialization is complete and the Enable (En) pin has been asserted (Figure 8), the internal reference soft-starts to the target output voltage at the rate defined by the user register bit **SS rate**.

| Register | Bits | Name/Description       |
|----------|------|------------------------|
| 0x14     | [3]  | SS_rate                |
|          |      | 0: 0.5mV/μs (default), |
|          |      | 1: 1mV/μs              |

Note: When using FS1003-0600, even with a resistor divider, the rise time will always be 0.6V/SS rate = 1.2ms (typical).

During initial start-up, the FS1003 operates with minimum-width high-drive (HDrv) pulses until the output voltage increases (see 'Switching Frequency and Minimum Values for On-time, Off-time and  $PV_{IN}$ ' on page 16). On-time is increased until  $V_{OUT}$  reaches the target value defined by the user register bit **Vout\_high\_byte** and user register **Vout\_low\_byte**[7:0].

| En               |                      |      |                  |
|------------------|----------------------|------|------------------|
|                  | Initialization       | done |                  |
| PG               | <br>                 | ,    | V <sub>OUT</sub> |
| V <sub>OUT</sub> | 0.9*V <sub>OUT</sub> | <br> |                  |

Figure 8 Theoretical operational waveforms during soft-start

| Register | Bits  | Name/Description |
|----------|-------|------------------|
| 0x12     | [0]   | Vout_high_byte   |
| 0x13     | [7:0] | Vout_low_byte    |

 $V_{OUT}$  is set in increments of 5mV and may be used to adjust the output voltage up to ±20%. Use the following equation to calculate the  $V_{OUT}$  code to enter into **Vout\_high\_byte** and **Vout\_low\_byte**[7:0]:

$$Vout_{code} = \frac{Vout_{target} - 0.4}{0.005}$$

All voltages and resolutions are in Volts.

For example:

To set  $V_{OUT} = 0.625V$ :

$$Vout_{code} = \frac{0.625 - 0.4}{0.005} = 45$$

45 is 02D in hexadecimal, therefore:

Set Vout\_high\_byte to 0

Set Vout\_low\_byte to 2D or (101101)b

Over-current protection (OCP) and over-voltage protection (OVP) is enabled during soft-start to protect the FS1003 from short circuits and excess voltages respectively.

The output voltage may be set using a resistor divider to the feedback pin (Figure 9). This gives system designers the flexibility to design all the power rails in the system across the output voltage range from 0.6V to 5V using a single part.





Figure 9 Setting the output voltage with an external resistor divider

The equation below describes the appropriate resistor divider selection to set the output voltage using a FS1003 programmed to 0.6V.

$$\frac{R_{TOP}}{R_{BOTTOM}} = 1.667 V_{OUT} - 1 - 0.0000066 R_{TOP}$$

It is recommended that system designers place a capacitor of 47pF to 680pF in parallel with  $R_{\text{TOP}}$ , for which a value of 4.12k $\Omega$  is recommended. The recommended value for  $R_{\text{BOTTOM}}$  (using standard 1% resistor values) depends on the output voltage, as shown in Table 1.

Table 1 Recommended resistance values

| Vout (V) | R <sub>TOP</sub> /R <sub>BOTTOM</sub> | Vout (V) | R <sub>TOP</sub> /R <sub>BOTTOM</sub> |
|----------|---------------------------------------|----------|---------------------------------------|
| 0.65     | 0.0563                                | 1.10     | 0.8063                                |
| 0.70     | 0.1401                                | 1.18     | 0.9321                                |
| 0.72     | 0.1738                                | 1.20     | 0.9763                                |
| 0.80     | 0.3098                                | 1.50     | 1.4714                                |
| 0.85     | 0.3924                                | 1.80     | 1.9619                                |
| 0.90     | 0.4758                                | 2.50     | 3.1692                                |
| 0.95     | 0.5628                                | 3.0      | 3.9238                                |
| 1.00     | 0.6348                                | 3.3      | 4.4253                                |
| 1.05     | 0.7331                                | 5.0      | 7.3309                                |

## **Pre-biased Start-up**

The FS1003 can start up into a pre-charged output smoothly, without causing oscillations and disturbances of the output voltage. When it starts up in this way, the Control and Synchronous MOSFETs are forced off until the internal Soft-Start (SS) signal exceeds the sensed output voltage at the Fb pin. Only then is the first gate signal of the Control MOSFET generated, followed by complementary turn on of the Synchronous MOSFET. The Power Good (PG) function is not active until this point.

### Shut-down Mechanisms

The FS1003 has two shut-down mechanisms:

- Hard shut-down or decay according to load
   Initiated by de-asserting the En pin.
   Both drivers switch off and the digital-to-analog converter (DAC) and soft-start are pulled down instantaneously.
- Soft-Stop or controlled ramp down
   Initiated by setting user register bit SoftStopEnable to 1 and user register bit SoftDisable to 1. The SS signal falls to 0 at the same rate as it rises during start-up; the drivers are disabled only when it reaches 0. The output voltage then follows the SS signal down to 0.

The **SoftDisable** bit must not be toggled while the part is enabled and switching. Instead, for applications requiring soft-stop, this bit must be set to 1 and, with the En pin asserted, the **SoftStopEnable** bit must be toggled to soft-start or soft-stop the device.

By default, both the **SoftDisable** bit and the **SoftStopEnable** bit are 0, which means that soft-stop operation is disabled by default.

| Register | Bits | Name/Description |
|----------|------|------------------|
| 0x14     | [2]  | SoftStopEnable   |
| 0x1C     | [3]  | SoftDisable      |



### I<sup>2</sup>C Base Address and Offsets

The FS1003 has a user register called **Base\_address**[7:0] stored in memory that sets its base I<sup>2</sup>C address. The default base address is 0x08. An offset of 0 to 7 is then defined by connecting the ADDR pin to the AGnd pin either directly or through a resistor (1% or better). An address detector reads the resistance of the connection at startup and uses it to set the offset, which is added to the base I<sup>2</sup>C address to set the address at which the I<sup>2</sup>C master device will communicate with the FS1003.

To select offsets of 0 to 7, connect the pins as shown in Table 2.

**Table 2 Address Offset Resistance Values** 

| Resistor (kΩ)         | Addr Offset |
|-----------------------|-------------|
| 0.00*                 | 0           |
| 1.13                  | +1          |
| 1.87                  | +2          |
| 2.61                  | +3          |
| 3.40                  | +4          |
| 4.12                  | +5          |
| 4.87                  | +6          |
| 5.62                  | +7          |
| * Short ADDR to AGnd. |             |

Note:

When using the FS1003, I<sup>2</sup>C addresses (7-bit addressing) 0x48 to 0x4F are unavailable and should not be used.

# Switching Frequency and Minimum Values for On-time, Off-time and PV<sub>IN</sub>

The switching frequency of the FS1003 depends on the output voltage.

The frequency at which the device will switch changes automatically depending on the output voltage set by the feedback resistor divider. Table 3 shows nominal switching frequencies for various output voltages, with an input voltage of 12V.

Table 3 Switching Frequencies (adjustable Vout)

| V <sub>OUT</sub> (V) | F <sub>SW</sub> (MHz) |
|----------------------|-----------------------|
| 0.6                  | 0.9                   |
| 0.8                  | 1.23                  |
| 1.0                  | 1.33                  |
| 1.1                  | 1.36                  |
| 1.2                  | 1.39                  |
| 1.5                  | 1.47                  |
| 1.8                  | 1.51                  |
| 2.5                  | 1.58                  |

For output voltages of 0.8V and above, select the address resistor as shown in Table 2. For output voltages lower than 0.8V, and also for output voltages above 3.3V when the input voltage is below 7V, select the address resistor as shown in Table 4.

The ADDR pin serves a dual function: to set up to seven address offsets and, at the same time, allow the switching frequency to be adjusted by 300kHz. For example, for 5V output, an address resistor value of  $4.87k\Omega$  sets the address offset to +6 and the switching frequency to 1.65MHz; an address resistor value of  $11k\Omega$  sets the same address offset (+6) but sets the switching frequency to 1.35MHz.

**Table 4 Switching Frequency Resistance Values** 

| Resistor (kΩ)                                           | Addr Offset |
|---------------------------------------------------------|-------------|
| 6.34                                                    | 0           |
| 7.15                                                    | +1          |
| 7.87                                                    | +2          |
| 8.66                                                    | +3          |
| 9.42                                                    | +4          |
| 10.20                                                   | +5          |
| 11.00*                                                  | +6          |
| 12.10                                                   | +7          |
| * If $T_J$ < 20°C, use a 10.9k $\Omega$ ±0.5% resistor. |             |



When input voltage is high relative to target output voltage, the Control MOSFET is switched on for shorter periods. The shortest period for which it can reliably be switched on is defined by minimum on-time ( $T_{\text{ON}(\text{MIN})}$ ), nominally 30ns. During start-up, when the output voltage is very small, the FS1003 operates with minimum on-time.

When input voltage is low relative to target output voltage, the Control MOSFET is switched on for longer periods. The shortest period for which it can be switched off is defined by minimum off-time ( $T_{OFF(MIN)}$ ), nominally 120ns. The Synchronous MOSFET stays on during this period and its current is detected for over-current protection. This dictates the minimum input voltage that can still allow the device to regulate its output at the target voltage.

## **Enable (En) Pin**

The Enable (En) pin has several functions:

- It is used to switch the FS1003 on and off. It has a precise threshold, which is internally monitored by the UVLO circuit. If it is left floating, an internal  $1M\Omega$  resistor pulls it down to prevent the FS1003 being switched on unintentionally.
- It can be used to implement a precise input voltage UVLO. The input of the En pin is derived from the PV<sub>IN</sub> voltage by a set of resistive dividers, R<sub>EN1</sub> and R<sub>EN2</sub> (Figure 6). Users can program the UVLO threshold voltage by selecting different ratios. This is a useful feature that stops the FS1003 regulating when PV<sub>IN</sub> is lower than the desired voltage.
- It can be used to monitor other rails for a specific power sequencing scheme (Figure 10).



Figure 10 En pin used to monitor other rails for sequencing purposes



Figure 11 Start-up: PV<sub>IN</sub>, V<sub>IN</sub> tied together, En connected to resistor divider from PV<sub>IN</sub> PG pin pulled up to an external supply





Figure 12 Start-up: En pin asserted after  $PV_{IN}$  and  $V_{IN}$ , PG pin pulled up to an external supply

For  $V_{\text{OUT}}$  to start up as defined by the soft-start rate requires correct sequencing:

- PV<sub>IN</sub> must start up before V<sub>CC</sub> and/or Enable.
- PV<sub>IN</sub> must ramp down only after V<sub>CC</sub> has ramped down below its UVLO threshold and/or Enable has been de-asserted.

### Over-current Protection (OCP)

Over-current protection (OCP) is provided by sensing the current through the R<sub>DS(on)</sub> of the Synchronous MOSFET. When this current exceeds the OCP threshold, a fault condition is generated. This method provides several benefits:

- Provides accurate overcurrent protection without reducing converter efficiency (the current sensing is lossless)
- Reduces cost by eliminating a current-sense resistor
- Reduces any layout-related noise issues.

The OCP threshold is defined by the user register bits **OCSet**.

| Register | Bits  | Name/Description |
|----------|-------|------------------|
| 0x15     | [2:0] | OCSet            |
|          |       | 0: 4A            |

The threshold is internally compensated so that it remains almost constant at different ambient temperatures.

When the current exceeds the OCP threshold, the PG and SS signals are pulled low. The Synchronous MOSFET remains on until the current falls to 0, then the FS1003 enters hiccup mode (Figure 13). Both the Control MOSFET and the Synchronous MOSFET remain off for the hiccup-blanking time. After this time, the FS1003 tries to restart. If an over-current fault is still detected, the preceding actions are repeated. The FS1003 remains in hiccup mode until the over-current fault is remedied.



Figure 13 Illustration of OCP in hiccup mode



### **Over-voltage Protection (OVP)**

Over-voltage protection (OVP) is provided by sensing the voltage at the Fb pin. When Fb exceeds the output OVP threshold for longer than the output OVP delay (typically 5µs), a fault condition is generated.

The OVP threshold is defined by the user register bits **OV\_Threshold**.

| Register | Bits  | Name/Description           |
|----------|-------|----------------------------|
| 0x17     | [1:0] | OV_Threshold               |
|          |       | 0:105% of V <sub>OUT</sub> |
|          |       | 1:110% of V <sub>OUT</sub> |
|          |       | 2:115% of V <sub>OUT</sub> |
|          |       | 3:120% of Vout (default)   |

The Control MOSFET is switched off immediately and the PG pin is pulled low. The Synchronous MOSFET is switched on to discharge the output capacitor.

The Control MOSFET remains latched off until reset by cycling either  $V_{CC}$  or En. The voltage at the Fb pin falling below the output OVP threshold (with 5% hysteresis) does not switch on the Control MOSFET but it does switch off the Synchronous MOSFET to prevent build-up of negative current.

Figure 14 shows a timing diagram for over-voltage protection.



Figure 14 Illustration of latched OVP

## **Over-temperature Protection (OTP)**

Temperature sensing is provided inside the FS1003. The OTP threshold is defined by the user register bits **OT\_Threshold**.

| Register | Bits  | Name/Description   |
|----------|-------|--------------------|
| 0x19     | [1:0] | OT_Threshold       |
|          |       | 0:75°C             |
|          |       | 1: 85°C            |
|          |       | 2: 125°C           |
|          |       | 3: 145°C (default) |

When the threshold is exceeded, thermal shutdown switches off both MOSFETs and resets the internal soft-start, but the internal LDO regulator is still in operation.

Automatic restart is initiated when the sensed temperature drops within the operating range. There is a 20°C hysteresis in the OTP threshold.

# **Telemetry (ADC)**

FS1003 has telemetry through  $I^2C$ . Parameters  $PV_{IN}$ ,  $V_{OUT}$ , Fb,  $I_{OUT}$  and temperature can be read through the telemetry.

| Telemetry            | Resolution | Min | Max     |
|----------------------|------------|-----|---------|
| V <sub>IN</sub> (V)  | 1/16       | 0   | 15.9375 |
| Vout (V)             | 0.01       | 0.6 | 2.5     |
| Fb (V)               | 0.01       | 0.6 | 0.6     |
| I <sub>OUT</sub> (A) | 0.03125    | 0   | 3       |
| Temperature (°C)     | 1          | -40 | 145     |

 $PV_{IN}$  reporting is calculated by dividing the decimal equivalent of the contents of register 0x0C by 16.  $V_{OUT}$  is calculated from the contents of register 0x0D: multiplying the decimal equivalent by 10mV and then adding 300mV to it. For output voltages higher than 2.85V, the Fb voltage reading should be used and scaled by target  $V_{OUT}/0.6$ . The Fb voltage is calculated from the contents of register 0x22, multiplying the decimal equivalent by 10mV and then adding 300mV to it. Finally, register 0x0F reports the temperature in 1°C resolution.



For current reporting, the contents of register 0x0E are read and converted to decimal (*iout\_report\_dec*). Then register 0x1A is read and **Reg\_0x1A**[7:2] is converted to decimal (*G\_dec*).

For FS1003:

$$\begin{split} i_{report\_calc} &= \frac{i_{out\_report\_dec}}{32} \\ &- (4.4221 - 0.1184 \times G_{dec}) \\ &\times V_{out} - 0.5164 \times G\_dec \\ &+ 18.71 \end{split}$$

## **Servo Loop and Precision Output Voltage**

FS1003 has an internal servo loop to minimize  $V_{\text{OUT}}$  error at steady state. Load and line regulation of better than  $\pm 1\%$  is achieved.

## Power Good (PG)

Power Good (PG) behavior is defined by the user register bits **PGControl** and **PG\_Threshold**.

| Register | Bits  | Name/Description            |
|----------|-------|-----------------------------|
| 0x18     | [1:0] | PG_Threshold                |
|          |       | 0:80% of V <sub>оит</sub>   |
|          |       | 1: 85% of V <sub>OUT</sub>  |
|          |       | 2: 90% of Voυτ (default)    |
|          |       | 3: 95% of V <sub>ОUТ</sub>  |
| 0x14     | [0]   | PG_Control                  |
|          |       | 1:Threshold based (default) |
|          |       | 0: DAC based                |

### PG\_Threshold Bit

The user register bit **PG\_Threshold** defines the PG threshold as a percentage of  $V_{OUT}$ . Hysteresis of 5% is applied to this, giving a lower threshold.

When Fb rises above the upper threshold, the PG signal is pulled high. When Fb drops below the lower threshold, the PG signal is pulled low.

### PGControl Bit Set to 1 (default)

Figure 15 shows PG behavior in this situation.

The behavior is the same at start-up and during normal operation. The PG signal is asserted when:

- En and V<sub>CC</sub> are both above their thresholds
- No fault has occurred (including over-current, over-voltage and over-temperature)
- V<sub>OUT</sub> is within the target range (determined by continuously monitoring whether Fb is above the PG threshold)



Figure 15 PG signal when PGControl bit=1



### **PGControl Bit Set to 0**

Figure 16 shows PG behavior in this situation.

In normal operation, the PG signal behaves in the same way as when the **PGControl** bit is 1.

At start-up, however, the PG signal is asserted after soft-start is within 2% of target output voltage, not when Fb exceeds the upper PG threshold.

For pre-biased start-up, the PG signal is not active until the first gate signal of the Control MOSFET is generated.

FS1003 also integrates an additional PMOS in parallel to the NMOS internally connected to the PG pin (Figure 3). This PMOS allows the PG signal to stay at logic low, even if  $V_{CC}$  is low and the PG pin is pulled up to an external voltage not  $V_{CC}$  (Figure 11 and Figure 12).



Figure 16 PG signal when PGControl bit=0



# **Design Example**

Let us now consider a simple design example, using the FS1003 for the following design parameters:

- PV<sub>IN</sub> = V<sub>IN</sub> = 12V
- V<sub>OUT</sub> = 1.8V
- F<sub>SW</sub> = 1.5MHz
- C<sub>OUT</sub> = 2 x 22μF
- $C_{IN} = 2 \times 22 \mu F$
- Ripple Voltage = ± 1% \* V<sub>OUT</sub>
- $\Delta V_{OUT(MAX)} = \pm 3\% * V_{OUT}$ (for 50% load transient)

## **Input Capacitor**

The input capacitor selected for this design must:

- Handle the peak and root mean square (RMS) input currents required by the FS1003.
- Have low equivalent series resistance and inductance (ESR and ESL) to reduce input voltage ripple.

MLCCs (multi-layer ceramic capacitors) are ideal. Typically, in 0805 case size, they can handle 2A RMS current with less than 5°C temperature rise.

For a buck converter operating at duty cycle D and output current I<sub>O</sub>, the RMS value of the input current is:

$$I_{RMS} = Io\sqrt{D(1-D)}$$

In this application, I<sub>O</sub> = 3A and  $D = \frac{V_{OUT}}{PV_{IN}} = 0.15$ 

Therefore,  $I_{RMS}$  = 1.07A and we can select two 22µF 16V ceramic capacitors for the input capacitors (C2012X5R1C226K125AC from TDK).

If the FS1003 is not located close to the 12V power supply, a bulk capacitor (68–330 $\mu$ F) may be used in addition to the ceramic capacitors.

For  $V_{\text{IN}}$ , which is the input to the LDO, it is recommended to use a  $1\mu\text{F}$  capacitor very close to the pin. The  $V_{\text{IN}}$  pin should be connected to  $PV_{\text{IN}}$  through a  $2.7\Omega$  resistor. Together, the  $2.7\Omega$  resistor and  $1\mu\text{F}$  capacitor filter noise on  $PV_{\text{IN}}$ .

## **Output Voltage and Output Capacitor**

The design requires minimal output capacitance to meet the target output voltage ripple and target maximum output voltage deviation under load transient conditions.

For the FS1003, the minimum number of output capacitors required to achieve target peak-to-peak  $V_{\text{OUT}}$  ripple is:

$$N_{MIN} = 1.2 \times \frac{\frac{(1-D)}{8CF_{SW}} + ESR(1-D) + \frac{ESL \times F_{SW} \times (1-D)^2}{D}}{\Delta V_{OUTripple(p-p)}}$$

### where:

- $N_{MIN}$  = minimum number of output capacitors
- D = duty cycle
- *C* = equivalent capacitance of each output capacitor
- $F_{SW}$  = switching frequency
- ESR = equivalent series resistance of each output capacitor
- ESL = equivalent series inductance of each output capacitor
- $\Delta V_{OUTripple(p-p)}$ = target peak-to-peak  $V_{OUT}$  ripple

This design uses C2012X5R0J226K125AB from TDK; this is a 22 $\mu$ F MLCC, 0805 case size, rated at 6.3V. At 1.8V, accounting for DC bias and AC ripple derating, it has an equivalent capacitance of 12 $\mu$ F (C). Equivalent series resistance is 3m $\Omega$  (ESR) and equivalent series inductance is 0.44nH (ESL).

Putting these parameters into the equation gives:

$$N_{MIN} = 0.39$$

To meet the maximum voltage deviation  $\Delta V_{OUT\max}$  under a  $\Delta I_o$  load transient, the minimum required number of output capacitors is:

$$\frac{\mathbf{500}\times\mathbf{10^{-9}}\times\Delta I_o^2}{\Delta V_{OUTmax}\times F_{sw}\times C}$$

### where:

- $\Delta I_o = \text{load step}$
- $\Delta V_{OUTmax}$  = target maximum voltage deviation



- $F_{sw}$  = switching frequency
- C = equivalent capacitance of each output capacitor

Again, using  $C = 12\mu F$ , it can be seen that the minimum number of output capacitors required is 0.96.

In our design intended for space-constrained applications, we use two C2012X5R0J226K125AB capacitors.

It should be noted here that the calculation for the minimum number of output capacitors under a load transient makes some assumptions:

- a) No ESR or ESL
- b) Converter can saturate its duty cycle instantly.
- c) No latency
- d) Step load (infinite slew rate)

Assumptions (a), (b) and (c) are liberal, whereas (d) is conservative. Therefore, in a real application, additional capacitance may be required to meet transient requirements and should be carefully considered by the system designer.

It should be noted that even in the absence of a target  $V_{\text{OUT}}$  ripple or target maximum voltage deviation under load transient, at least one  $22\mu\text{F}$ 

capacitor is still required to ensure stable operation without excessive jitter.

Up to six  $22\mu F$  capacitors may be used in the design. If more capacitance is required, it is recommended to use a capacitor with relatively high ESR (>3m $\Omega$ ), such as POSCAP or specialty polymer capacitors.

### **Resistor Divider Selection**

The recommended top resistor value ( $R_{TOP}$ ) is  $4.12k\Omega$ , while the bottom resistor value ( $R_{BOTTOM}$ ) depends on the required output voltage (see Table 1 on page 15). When using an FS1003-0600 to generate 1.8V, the table gives a ratio of 1.9619: this results in a value of  $2.1k\Omega$  for  $R_{BOTTOM}$ . A feedforward capacitor  $C_{FF}$  = 680pF is used in parallel with  $R_{TOP}$ ; this allows greater flexibility in choice of output capacitance.

## **V<sub>CC</sub> Capacitor Selection**

FS1003 uses an on-package  $V_{CC}$  capacitor to ensure effective high-frequency bypassing. However, especially for applications that use an external  $V_{CC}$  supply, it is recommended that system designers place a  $2.2\mu F/0603/X7R/10V$  capacitor on the application board as close as possible to the  $V_{CC}$  pin.





Note: For values of RADDR, see Table 2 and Table 4 on page 16

Figure 17 Application circuit for a single supply,  $PV_{IN} = 12V$ ,  $V_{OUT} = 1.8V$ , 3A



# **Layout Recommendations**

FS1003 is a highly integrated device with very few external components, which simplifies PCB layout. However, to achieve the best performance, these general PCB design guidelines should be followed:

- Bypass capacitors, including input/output capacitors and the V<sub>CC</sub> bypass capacitor (if used), should be placed as close as possible to the FS1003 pins.
- Output voltage should be sensed with a separated trace directly from the output capacitor.
- Through-hole vias should be used to connect the analog ground to the power ground plane.
- To aid thermal dissipation, the PGnd pad should be connected to the power ground plane using vias. Copper-filled vias are preferred but plated-through-hole vias are acceptable, provided that they are not covered with solder mask. Via In Pad Plated Over (VIPPO) techniques are acceptable.
- Adequate numbers of vias should be used to make connections between layers, especially for the power traces.
- To minimize power losses and thermal dissipation, wide copper polygons should be used for input and output power connections.
- SCL and SDA traces must be at least 10mil wide, with 20–30mil spacing between them.

# **Thermal Considerations**

The FS1003 has been thermally tested and modeled in accordance with JEDEC specifications JESD 51-2A and JESD 51-8. It has been tested using a 4-layer application PCB, with thermal vias under the device to assist cooling (for details of the PCB, refer to the application notes).

The FS1003 has two significant sources of heat:

- The power MOSFET section of the IC
- The inductor

The IC is well coupled to the PCB, which provides its primary cooling path. Although the inductor is also connected to the PCB, its primary cooling path is through convection. The cooling process for both heat sources is ultimately through convection. The PCB can be seen as a heat-spreader or, to some degree, a heat-sink.



Figure 18 Heat sources in the FS1003



Figure 19 shows the thermal resistances in the FS1003, where:

- • O<sub>JA</sub> is the measure of natural convection from the assembled test sample within a confined enclosure of approximately 30x30x30cm. The air is passive within this environment and the only air movement is due to convection from the device on test.
- O<sub>JCbottom</sub> is the heat flow from the IC to the bottom of the package, to which it is well coupled. The testing method adopts the method outlined in JESD 51-8, where the test PCB is clamped between cold plates at defined distances from the device.
- O<sub>JCtop</sub> is theoretically the heat flow from the IC to the top of the package. This is not representative for the FS1003 for two reasons: firstly, it is not the primary conduction path of the IC and, more importantly, the inductor is positioned directly over the IC. As the inductor is a heat source, generating a similar amount of heat to the IC, a meaningful value for junction-to-case (top) cannot be derived.



Figure 19 Thermal resistances of the FS1003

The values of the thermal resistances are:

- $\Theta_{JA} = 22.6^{\circ}C/W$
- **O**JCbottom = 2.36°C/W

Although these values indicate how the FS1003 compares with similar point-of-load products tested using the same conditions and specifications, they cannot be used to predict overall thermal performance. For accurate modeling of the  $\mu POL^{TM'}$ s interaction with its environment, computational fluid dynamics (CFD) simulation software is needed to calculate combined routes of conduction and convection simultaneously.

Note:

In all tests, airflow has been considered as passive or static; applications using forced air may achieve a greater cooling effect.



# I<sup>2</sup>C Protocol

 $S = Start \, bit$   $W = Write \, bit \, ('0')$  White  $bits = Issued \, by \, master$   $P = Stop \, bit$   $R = Read \, ('1')$   $Grey \, bits = Sent \, by \, slave$  A = Ack  $Sr = Repeated \, start$  (FS1003)

N = Nack

### Write transaction

| 1 | /             | 1 | 1 | 8                | 1 | 8         | 1 | 1 |
|---|---------------|---|---|------------------|---|-----------|---|---|
| S | Slave Address | W | Α | Register Address | Α | Data Byte | Α | Р |

### **Read transaction**

| 1 | 7             | 1 | 1 | 8                | 1 | 1  | 7             | 1 | 1 | 8         | 1 | 1 |
|---|---------------|---|---|------------------|---|----|---------------|---|---|-----------|---|---|
| S | Slave Address | W | А | Register Address | Α | Sr | Slave Address | R | Α | Data Byte | N | Р |



# **Package Description**

The FS1003 is designed for use with standard surfacemount technology (SMT) population techniques. It has a positive (raised) footprint, with the pads being higher than the surrounding substrate.

As a result of these properties, the FS1003 works extremely well in lead-free environments. The

surface wets easily and the positive footprint accommodates processing variations.

Note:

Refer to the Design Guidelines for more information about TDK's  $\mu POL^{TM}$  package series P11F1, including important guidance on checking the compatibility of manufacturing processes such as cleanable flux systems.





Figure 20 Dimensioned drawings





Tolerances:

 $\pm 0.100 mm$  on dimensions given to 3 decimal places  $\pm 0.150 mm$  on dimensions given to 2 decimal places



# **Tape and Reel Information**

# **Reel Dimensions**



| Reel Diameter | Reel Width          |
|---------------|---------------------|
| A (mm)        | W <sub>1</sub> (mm) |
| 330           | 12.8                |

# **Tape Dimensions**



| Dimension | (mm) |  |  |  |  |
|-----------|------|--|--|--|--|
| P1        | 8.0  |  |  |  |  |
| W         | 12.0 |  |  |  |  |
| A0        | 3.6  |  |  |  |  |
| B0        | 3.6  |  |  |  |  |
| K0        | 1.8  |  |  |  |  |

# Pin 1 Orientation in Carrier Tape





### REMINDERS FOR USING THESE PRODUCTS

Before using these products, be sure to request the delivery specifications.

### **SAFETY REMINDERS**

Please pay sufficient attention to the warnings for safe designing when using these products.

### **REMINDER**

The products listed on this specification sheet are intended for use in general electric equipment (AV equipment, telecommunication equipment, home appliances, amusement equipment, computer equipment, personal equipment, office equipment, measurement equipment, industrial robots) under a normal condition and use condition.

The products are not designed or warranted to meet the requirements of the applications listed below, whose performance and/or quality require a more stringent level of safety or reliability, or whose failure, malfunction or trouble could cause serious damage to sociality, person or property. Please understand that we are not responsible for any damage or liability caused by use of the products in any of the applications below or for any other use exceeding the range or conditions set forth in this specification sheet.

- 1. Aerospace/Aviation equipment
- 2. Transportation equipment (cars, electric trains, ships, etc.)
- 3. Medical equipment
- 4. Power-generation control equipment
- 5. Atomic energy related equipment
- Seabed equipment
- 7. Transportation control equipment
- 8. Public Information-processing equipment
- 9. Military equipment
- Electric heating apparatus, burning equipment
- 11. Disaster prevention/crime prevention equipment
- 12. Safety equipment
- 13. Other applications that are not considered general-purpose applications

When using this product in general-purpose application, you are kindly requested to take into consideration securing protection circuit/ equipment or providing backup circuits, etc., to ensure higher safety. To allow flexibility in the applications of the FS100x device family, some parameters are accessible to the users through an I<sup>2</sup>C/PMBus<sup>™</sup> interface. These parameters can only be changed within limits that are acceptable to the device. However, it is the responsibility of the user to ensure that any parameter change, whether it be deliberate or inadvertent, does not violate the specifications of the end user system.